Revolutionize your digital defense with cutting-edge solutions that anticipate the threats of tomorrow. Embrace a new era of protection, where innovation meets security at every digital frontier.

Revolutionizing Cybersecurity Solutions

Revolutionizing Cybersecurity Solutions

Our Security IP

PROTECT

PROTECT IP is a patent-pending solution to enable the post-quatum resistant secure boot of commodity FPGA-based products.

  • Deployable in both existing and future FPGA-based products.

  • Removes need for “burned-in” keys.

  • Enables in-field reconfiguration of associated FPGA bitstream.

  • Enforces integrity protections without relying upon asymmetric cryptography.

  • Novel PUF usage to “recreate” rather than derive key material.

  • Configuration lock ensure unauthorized entities cannot dis-enroll or re-enroll products.

  • Foundation for a “blank-slate” security solution enabling ITAR restricted design in commercial systems.

AES Crypto

Patent-pending AES core with integrated PUF solution for masking and obfuscating power signatures used in SPA/DPA attacks.

  • Injects random data generated by PUF into every operations.

  • Randomly exchanges valid and bogus data between dual instances running in lock-step.

  • Encryption/decryption of the exact same block will always have a different power signature, both across reboots and throughout run-time.

  • Deployable as VHDL block on most FPGA products.

  • Integrates with any PUF or PUF-based TRNG.

Our Services

  • Altera FPGA Security Consulting

  • Anti-tamper Solution Architecture

  • Anti-tamper Solution Evaluation

  • Attack-Countermeasure Tree Development

  • Attack-Countermeasure Tree Documentation

  • Chiplet Security Design Consulting and Engineering

  • Cryptographic Agility Design and Consulting

  • Cryptographic IP Development and Licensing

  • Cryptographic System Assessment

  • Cryptographic System Design

  • General Computing Systems Design and Consulting

  • Intel Processor-based System Design Consulting

  • Intel Processor Security Consulting

  • Key Management Plan Development

  • Key Management Plan Documentation

  • Microchip FPGA Security Consulting

  • PUF Design Consulting and Engineering

  • PUF IP Development and Licensing

  • Secure Boot Design and Consulting

  • Systems Architecture Design

  • Systems Architecture Security Assessment

  • System Security Design

About Us

As a non-traditional defense contractor, we are committed to offering innovative and flexible solutions to sectors that demand the highest standards of security and functionality. Our team’s expertise spans Systems Architecture Design and Systems Architecture Security Assessment, ensuring that every solution we create is both efficient and resilient to modern cybersecurity threats.

What sets us apart is our unique focus on security-first system design, which is essential for organizations dealing with sensitive data and complex environments. We understand the critical nature of compliance and reliability in government and defense projects, as well as the evolving security needs of commercial enterprises. Our services are designed to ensure long-term operational success, with integrated security solutions built from the ground up.


  • Owner & CEO

    Cylinda is the CEO responsible for business operations including personnel, finances, contracts, compliance, project management, communications, and culture. Cylinda received her BA in Communications with a concentration in Journalism from Marist University in Poughkeepsie, NY.

    With years of service on volunteer boards for non-profits and her ties to the community through music performance, Cylinda has a deep sense of civic responsibility and a strong passion for the arts. Board work has made her a great listener, a natural collaborator, and someone who seeks to understand and uplift others.

  • CTO

    Dr. Areno completed his Bachelor’s and Master’s degrees at Utah State University in 2007 and took a position with Sandia National Laboratories. At Sandia, he focused on vulnerability assessment and reverse engineering of embedded systems primarily utilizing ARM-core processors. During this time, he also completed his PhD at the University of New Mexico with dissertation work on strengthening embedded system security through the use of PUF-enhanced cryptographic units. In 2013, Dr. Areno took a position with Raytheon Cyber Security Innovations in Austin, TX; he served as a Chief Architect for a number of anti-tamper solutions, with specific expertise in establishing trust in COTS equipment. In 2019, he joined Intel where he served as a Senior Principal Engineer and had roles including the Senior Director of Security Assurance and Cryptography, Chief Security Architect, and Anti-Tamper Lead. Dr. Areno serves on the Board of Advisors for Augusta University School of Computer and Cyber Sciences, as the co-chair of the Secure Edge Working Group under the Midwest ME-Commons Consortium, and on the Editorial Board for the Journal of Hardware and Systems Security.